{"id":750372,"date":"2023-04-24T10:43:09","date_gmt":"2023-04-24T14:43:09","guid":{"rendered":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/"},"modified":"2023-04-24T10:43:09","modified_gmt":"2023-04-24T14:43:09","slug":"cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process","status":"publish","type":"post","link":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/","title":{"rendered":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process"},"content":{"rendered":"<p>        <!--.bwalignc { text-align: center; list-style-position: inside }\n.bwlistdisc { list-style-type: disc }body {font:normal small Arial,Helvetica,sans-serif;color:#000;background-color:#fff;padding:24px;margin:0;} a img {border:0;} h3 {font-size:medium;color:#000;margin:0 0 1em 0; text-align:center;}-->  <\/p>\n<p class=\"bwalignc\"><b>Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process<\/b><\/p>\n<p><i>Highlights:<\/i><\/p>\n<ul class=\"bwlistdisc\">\n<li><i>DSP-based, flexible-rate SerDes IP is optimized for PPA for next-generation cloud networking, AI\/ML, and 5G wireless applications<\/i><\/li>\n<li><i>New architecture delivers exceptional ELR performance and enables system robustness for lossy and reflective channels<\/i><\/li>\n<li><i>The IP supports ELR, LR, MR and VSR applications and provides a flexible power-saving capability over different channels<\/i><\/li>\n<\/ul>\n<p>SAN JOSE, Calif.&#8211;(<a href=\"http:\/\/www.businesswire.com\">BUSINESS WIRE<\/a>)&#8211;<br \/>\nCadence Design Systems, Inc. (Nasdaq: CDNS) today unveiled its 112G Extended Long-Reach (112G-ELR) SerDes IP on TSMC\u2019s N4P process for hyperscale ASICs, artificial intelligence\/machine learning (AI\/ML) accelerators, switch fabric system-on-chips (SoCs) and 5G wireless infrastructure. The extended long-reach SerDes PHY supports insertion loss (IL) of 43db with BER of 10<sup>e-7<\/sup>\u2014thereby providing additional performance margin beyond the standard long-reach specifications\u2014and enables exceptional system robustness for lossy and reflective channels observed in open box platforms as well as lengthy direct attach copper (DAC) cables.<\/p>\n<p>\nThe Cadence<sup>\u00ae<\/sup> 112G-ELR SerDes PHY IP on TSMC\u2019s N4P process, a performance-focused enhancement of the TSMC 5nm technology platform, incorporates industry-leading digital signal processor (DSP)-based SerDes architecture with maximum likelihood sequence detection (MLSD) and reflection cancellation technology. The SerDes PHY IP is compliant with IEEE and OIF Long-Reach (LR) standards while providing extra performance margin for ELR applications. The optimized power, performance and area are ideal for different user scenarios, including high port-density applications. In addition to ELR and LR channels, the IP also supports Medium Reach (MR) and Very Short Reach (VSR) applications with a flexible power-saving capability over different channels. The supported data rates range from 1G to 112G with NRZ and PAM4 signaling, enabling reliable high-speed data transfer over backplane, direct-attached cable (DAC), chip-to-chip and chip-to-module channels.<\/p>\n<p>\n\u201cCadence\u2019s latest 112G-ELR IP on TSMC\u2019s N4P process will benefit our mutual customers with significant performance improvement in silicon, helping them address design challenges with the continuous technology advancement from Cadence\u2019s leading IP solutions and TSMC\u2019s advanced process technologies,\u201d said Dan Kochpatcharin, head of the Design Infrastructure Management Division at TSMC. \u201cOur latest collaboration with Cadence promotes the development of new technologies for hyperscale, AI\/ML, 5G infrastructure and other applications.\u201d<\/p>\n<p>\n\u201cOur next-generation 112G-ELR SerDes on TSMC N4P solution offers exceptional performance margin and system robustness for customer applications,\u201d said Sanjive Agarwala, corporate vice president and general manager of the IP Group at Cadence. \u201cOur close collaborations with leading hyperscale and data center customers have given us insight into the stringent industry requirements, resulting in enhanced architecture that offers improvements on all key parameters for 112G SerDes. Our 112G-ELR SerDes solution on TSMC\u2019s N4P process further solidifies our leadership position with high-performance connectivity IP offerings for hyperscale data centers, and customers can also enjoy the benefits associated with the TSMC N4P process technology.\u201d<\/p>\n<p>\nCadence currently has the 112G-ELR on TSMC N4P test chip silicon in-house, demonstrating optimal performance. The Cadence 112G-ELR SerDes solution on TSMC\u2019s N4P process is available for broad customer engagements now. Cadence has built a large customer base for its PAM4 SerDes by enabling different variations. The 112G-ELR SerDes PHY IP on TSMC\u2019s N4P process is part of the broader Cadence IP portfolio and supports the Cadence Intelligent System Design<sup>\u2122<\/sup> strategy, which enables advanced-node SoC design excellence. For more information on the 112G-ELR SerDes, please visit <a rel=\"nofollow\" href=\"https:\/\/cts.businesswire.com\/ct\/CT?id=smartlink&amp;url=http%3A%2F%2Fwww.cadence.com%2Fgo%2F112gelr&amp;esheet=53385195&amp;newsitemid=20230424005081&amp;lan=en-US&amp;anchor=www.cadence.com%2Fgo%2F112gelr&amp;index=1&amp;md5=dcdb6e5b112092ca932716fe30133f19\">www.cadence.com\/go\/112gelr<\/a>.<\/p>\n<p><b>About Cadence<\/b><\/p>\n<p>\nCadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world\u2019s most innovative companies, delivering extraordinary products from chips to boards to complete systems for the most dynamic market applications, including hyperscale computing, 5G communications, automotive, mobile, aerospace, consumer, industrial and healthcare. For nine years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at <a rel=\"nofollow\" href=\"https:\/\/cts.businesswire.com\/ct\/CT?id=smartlink&amp;url=http%3A%2F%2Fwww.cadence.com&amp;esheet=53385195&amp;newsitemid=20230424005081&amp;lan=en-US&amp;anchor=www.cadence.com&amp;index=2&amp;md5=9445844bc350dfe48d778cba27b2d47e\">www.cadence.com<\/a>.<\/p>\n<p><i>\u00a9 2023 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at <\/i><a rel=\"nofollow\" href=\"https:\/\/cts.businesswire.com\/ct\/CT?id=smartlink&amp;url=http%3A%2F%2Fwww.cadence.com%2Fgo%2Ftrademarks&amp;esheet=53385195&amp;newsitemid=20230424005081&amp;lan=en-US&amp;anchor=www.cadence.com%2Fgo%2Ftrademarks&amp;index=3&amp;md5=63c16009df8f0af619186952aae86fe7\"><i>www.cadence.com\/go\/trademarks<\/i><\/a><i> are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners<\/i><i>.<\/i><\/p>\n<p><i>Category: Featured<\/i><\/p>\n<p><img decoding=\"async\" alt=\"\" src=\"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en\" style=\"width:0;height:0\" \/><span class=\"bwct31415\" \/><\/p>\n<p id=\"mmgallerylink\"><span id=\"mmgallerylink-phrase\">View source version on businesswire.com: <\/span><span id=\"mmgallerylink-link\"><a href=\"https:\/\/www.businesswire.com\/news\/home\/20230424005081\/en\/\" rel=\"nofollow\">https:\/\/www.businesswire.com\/news\/home\/20230424005081\/en\/<\/a><\/span><\/p>\n<p>\nCadence Newsroom<br \/>\n<br \/>408-944-7039<br \/>\n<br \/><a rel=\"nofollow\" href=\"mailto:newsroom@cadence.com\">newsroom@cadence.com<\/a><\/p>\n<p><b>KEYWORDS:<\/b> California United States North America<\/p>\n<p><b>INDUSTRY KEYWORDS:<\/b> Electronic Design Automation Data Management Semiconductor Technology 5G Networks Hardware<\/p>\n<p><b>MEDIA:<\/b><\/p>\n<table cellpadding=\"3\" cellspacing=\"3\">\n<tr>\n<td><font face=\"Arial\" size=\"2\"><b>Logo<\/b><\/font><\/td>\n<\/tr>\n<tr>\n<td><img decoding=\"async\" src=\"https:\/\/mms.businesswire.com\/media\/20230424005081\/en\/633339\/3\/Cadence_Logo_2_Reg_Black.jpg\" alt=\"Logo\" \/><\/td>\n<\/tr>\n<tr>\n<td><font face=\"Arial\" size=\"2\"><\/font><\/td>\n<\/tr>\n<\/table>\n","protected":false},"excerpt":{"rendered":"<p>Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process Highlights: DSP-based, flexible-rate SerDes IP is optimized for PPA for next-generation cloud networking, AI\/ML, and 5G wireless applications New architecture delivers exceptional ELR performance and enables system robustness for lossy and reflective channels The IP supports ELR, LR, MR and VSR applications and provides a flexible power-saving capability over different channels SAN JOSE, Calif.&#8211;(BUSINESS WIRE)&#8211; Cadence Design Systems, Inc. (Nasdaq: CDNS) today unveiled its 112G Extended Long-Reach (112G-ELR) SerDes IP on TSMC\u2019s N4P process for hyperscale ASICs, artificial intelligence\/machine learning (AI\/ML) accelerators, switch fabric system-on-chips (SoCs) and 5G wireless infrastructure. The extended long-reach SerDes PHY supports insertion loss (IL) of 43db with BER of &hellip; <\/p>\n<p class=\"link-more\"><a href=\"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/\" class=\"more-link\">Continue reading<span class=\"screen-reader-text\"> &#8220;Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process&#8221;<\/span><\/a><\/p>\n","protected":false},"author":2,"featured_media":0,"comment_status":"closed","ping_status":"closed","sticky":false,"template":"","format":"standard","meta":{"footnotes":""},"categories":[],"tags":[],"class_list":["post-750372","post","type-post","status-publish","format-standard","hentry"],"yoast_head":"<!-- This site is optimized with the Yoast SEO plugin v27.3 - https:\/\/yoast.com\/product\/yoast-seo-wordpress\/ -->\n<title>Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process - Market Newsdesk<\/title>\n<meta name=\"robots\" content=\"index, follow, max-snippet:-1, max-image-preview:large, max-video-preview:-1\" \/>\n<link rel=\"canonical\" href=\"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/\" \/>\n<meta property=\"og:locale\" content=\"en_US\" \/>\n<meta property=\"og:type\" content=\"article\" \/>\n<meta property=\"og:title\" content=\"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process - Market Newsdesk\" \/>\n<meta property=\"og:description\" content=\"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process Highlights: DSP-based, flexible-rate SerDes IP is optimized for PPA for next-generation cloud networking, AI\/ML, and 5G wireless applications New architecture delivers exceptional ELR performance and enables system robustness for lossy and reflective channels The IP supports ELR, LR, MR and VSR applications and provides a flexible power-saving capability over different channels SAN JOSE, Calif.&#8211;(BUSINESS WIRE)&#8211; Cadence Design Systems, Inc. (Nasdaq: CDNS) today unveiled its 112G Extended Long-Reach (112G-ELR) SerDes IP on TSMC\u2019s N4P process for hyperscale ASICs, artificial intelligence\/machine learning (AI\/ML) accelerators, switch fabric system-on-chips (SoCs) and 5G wireless infrastructure. The extended long-reach SerDes PHY supports insertion loss (IL) of 43db with BER of &hellip; Continue reading &quot;Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process&quot;\" \/>\n<meta property=\"og:url\" content=\"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/\" \/>\n<meta property=\"og:site_name\" content=\"Market Newsdesk\" \/>\n<meta property=\"article:published_time\" content=\"2023-04-24T14:43:09+00:00\" \/>\n<meta property=\"og:image\" content=\"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en\" \/>\n<meta name=\"author\" content=\"Newsdesk\" \/>\n<meta name=\"twitter:card\" content=\"summary_large_image\" \/>\n<meta name=\"twitter:label1\" content=\"Written by\" \/>\n\t<meta name=\"twitter:data1\" content=\"Newsdesk\" \/>\n\t<meta name=\"twitter:label2\" content=\"Est. reading time\" \/>\n\t<meta name=\"twitter:data2\" content=\"4 minutes\" \/>\n<script type=\"application\/ld+json\" class=\"yoast-schema-graph\">{\"@context\":\"https:\\\/\\\/schema.org\",\"@graph\":[{\"@type\":\"Article\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#article\",\"isPartOf\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/\"},\"author\":{\"name\":\"Newsdesk\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/#\\\/schema\\\/person\\\/482f27a394d4fda80ecb5499e519d979\"},\"headline\":\"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process\",\"datePublished\":\"2023-04-24T14:43:09+00:00\",\"mainEntityOfPage\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/\"},\"wordCount\":783,\"image\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#primaryimage\"},\"thumbnailUrl\":\"https:\\\/\\\/cts.businesswire.com\\\/ct\\\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en\",\"inLanguage\":\"en-US\"},{\"@type\":\"WebPage\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/\",\"url\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/\",\"name\":\"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process - Market Newsdesk\",\"isPartOf\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/#website\"},\"primaryImageOfPage\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#primaryimage\"},\"image\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#primaryimage\"},\"thumbnailUrl\":\"https:\\\/\\\/cts.businesswire.com\\\/ct\\\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en\",\"datePublished\":\"2023-04-24T14:43:09+00:00\",\"author\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/#\\\/schema\\\/person\\\/482f27a394d4fda80ecb5499e519d979\"},\"breadcrumb\":{\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#breadcrumb\"},\"inLanguage\":\"en-US\",\"potentialAction\":[{\"@type\":\"ReadAction\",\"target\":[\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/\"]}]},{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#primaryimage\",\"url\":\"https:\\\/\\\/cts.businesswire.com\\\/ct\\\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en\",\"contentUrl\":\"https:\\\/\\\/cts.businesswire.com\\\/ct\\\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en\"},{\"@type\":\"BreadcrumbList\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\\\/#breadcrumb\",\"itemListElement\":[{\"@type\":\"ListItem\",\"position\":1,\"name\":\"Home\",\"item\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/\"},{\"@type\":\"ListItem\",\"position\":2,\"name\":\"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process\"}]},{\"@type\":\"WebSite\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/#website\",\"url\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/\",\"name\":\"Market Newsdesk\",\"description\":\"Latest Business News in Real Time\",\"potentialAction\":[{\"@type\":\"SearchAction\",\"target\":{\"@type\":\"EntryPoint\",\"urlTemplate\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/?s={search_term_string}\"},\"query-input\":{\"@type\":\"PropertyValueSpecification\",\"valueRequired\":true,\"valueName\":\"search_term_string\"}}],\"inLanguage\":\"en-US\"},{\"@type\":\"Person\",\"@id\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/#\\\/schema\\\/person\\\/482f27a394d4fda80ecb5499e519d979\",\"name\":\"Newsdesk\",\"image\":{\"@type\":\"ImageObject\",\"inLanguage\":\"en-US\",\"@id\":\"https:\\\/\\\/secure.gravatar.com\\\/avatar\\\/a0d0bd5b0f0ca12a265a459b13169dac35f33776d8501eda5e68844a366f2f46?s=96&d=mm&r=g\",\"url\":\"https:\\\/\\\/secure.gravatar.com\\\/avatar\\\/a0d0bd5b0f0ca12a265a459b13169dac35f33776d8501eda5e68844a366f2f46?s=96&d=mm&r=g\",\"contentUrl\":\"https:\\\/\\\/secure.gravatar.com\\\/avatar\\\/a0d0bd5b0f0ca12a265a459b13169dac35f33776d8501eda5e68844a366f2f46?s=96&d=mm&r=g\",\"caption\":\"Newsdesk\"},\"url\":\"https:\\\/\\\/www.marketnewsdesk.com\\\/index.php\\\/author\\\/newsdesk\\\/\"}]}<\/script>\n<!-- \/ Yoast SEO plugin. -->","yoast_head_json":{"title":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process - Market Newsdesk","robots":{"index":"index","follow":"follow","max-snippet":"max-snippet:-1","max-image-preview":"max-image-preview:large","max-video-preview":"max-video-preview:-1"},"canonical":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/","og_locale":"en_US","og_type":"article","og_title":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process - Market Newsdesk","og_description":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process Highlights: DSP-based, flexible-rate SerDes IP is optimized for PPA for next-generation cloud networking, AI\/ML, and 5G wireless applications New architecture delivers exceptional ELR performance and enables system robustness for lossy and reflective channels The IP supports ELR, LR, MR and VSR applications and provides a flexible power-saving capability over different channels SAN JOSE, Calif.&#8211;(BUSINESS WIRE)&#8211; Cadence Design Systems, Inc. (Nasdaq: CDNS) today unveiled its 112G Extended Long-Reach (112G-ELR) SerDes IP on TSMC\u2019s N4P process for hyperscale ASICs, artificial intelligence\/machine learning (AI\/ML) accelerators, switch fabric system-on-chips (SoCs) and 5G wireless infrastructure. The extended long-reach SerDes PHY supports insertion loss (IL) of 43db with BER of &hellip; Continue reading \"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process\"","og_url":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/","og_site_name":"Market Newsdesk","article_published_time":"2023-04-24T14:43:09+00:00","og_image":[{"url":"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en","type":"","width":"","height":""}],"author":"Newsdesk","twitter_card":"summary_large_image","twitter_misc":{"Written by":"Newsdesk","Est. reading time":"4 minutes"},"schema":{"@context":"https:\/\/schema.org","@graph":[{"@type":"Article","@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#article","isPartOf":{"@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/"},"author":{"name":"Newsdesk","@id":"https:\/\/www.marketnewsdesk.com\/#\/schema\/person\/482f27a394d4fda80ecb5499e519d979"},"headline":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process","datePublished":"2023-04-24T14:43:09+00:00","mainEntityOfPage":{"@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/"},"wordCount":783,"image":{"@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#primaryimage"},"thumbnailUrl":"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en","inLanguage":"en-US"},{"@type":"WebPage","@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/","url":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/","name":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process - Market Newsdesk","isPartOf":{"@id":"https:\/\/www.marketnewsdesk.com\/#website"},"primaryImageOfPage":{"@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#primaryimage"},"image":{"@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#primaryimage"},"thumbnailUrl":"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en","datePublished":"2023-04-24T14:43:09+00:00","author":{"@id":"https:\/\/www.marketnewsdesk.com\/#\/schema\/person\/482f27a394d4fda80ecb5499e519d979"},"breadcrumb":{"@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#breadcrumb"},"inLanguage":"en-US","potentialAction":[{"@type":"ReadAction","target":["https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/"]}]},{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#primaryimage","url":"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en","contentUrl":"https:\/\/cts.businesswire.com\/ct\/CT?id=bwnews&amp;sty=20230424005081r1&amp;sid=flmnd&amp;distro=nx&amp;lang=en"},{"@type":"BreadcrumbList","@id":"https:\/\/www.marketnewsdesk.com\/index.php\/cadence-accelerates-hyperscale-soc-design-with-next-generation-112g-extended-long-reach-serdes-ip-on-tsmcs-n4p-process\/#breadcrumb","itemListElement":[{"@type":"ListItem","position":1,"name":"Home","item":"https:\/\/www.marketnewsdesk.com\/"},{"@type":"ListItem","position":2,"name":"Cadence Accelerates Hyperscale SoC Design with Next-Generation 112G Extended Long-Reach SerDes IP on TSMC\u2019s N4P Process"}]},{"@type":"WebSite","@id":"https:\/\/www.marketnewsdesk.com\/#website","url":"https:\/\/www.marketnewsdesk.com\/","name":"Market Newsdesk","description":"Latest Business News in Real Time","potentialAction":[{"@type":"SearchAction","target":{"@type":"EntryPoint","urlTemplate":"https:\/\/www.marketnewsdesk.com\/?s={search_term_string}"},"query-input":{"@type":"PropertyValueSpecification","valueRequired":true,"valueName":"search_term_string"}}],"inLanguage":"en-US"},{"@type":"Person","@id":"https:\/\/www.marketnewsdesk.com\/#\/schema\/person\/482f27a394d4fda80ecb5499e519d979","name":"Newsdesk","image":{"@type":"ImageObject","inLanguage":"en-US","@id":"https:\/\/secure.gravatar.com\/avatar\/a0d0bd5b0f0ca12a265a459b13169dac35f33776d8501eda5e68844a366f2f46?s=96&d=mm&r=g","url":"https:\/\/secure.gravatar.com\/avatar\/a0d0bd5b0f0ca12a265a459b13169dac35f33776d8501eda5e68844a366f2f46?s=96&d=mm&r=g","contentUrl":"https:\/\/secure.gravatar.com\/avatar\/a0d0bd5b0f0ca12a265a459b13169dac35f33776d8501eda5e68844a366f2f46?s=96&d=mm&r=g","caption":"Newsdesk"},"url":"https:\/\/www.marketnewsdesk.com\/index.php\/author\/newsdesk\/"}]}},"_links":{"self":[{"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/posts\/750372","targetHints":{"allow":["GET"]}}],"collection":[{"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/posts"}],"about":[{"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/types\/post"}],"author":[{"embeddable":true,"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/users\/2"}],"replies":[{"embeddable":true,"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/comments?post=750372"}],"version-history":[{"count":0,"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/posts\/750372\/revisions"}],"wp:attachment":[{"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/media?parent=750372"}],"wp:term":[{"taxonomy":"category","embeddable":true,"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/categories?post=750372"},{"taxonomy":"post_tag","embeddable":true,"href":"https:\/\/www.marketnewsdesk.com\/index.php\/wp-json\/wp\/v2\/tags?post=750372"}],"curies":[{"name":"wp","href":"https:\/\/api.w.org\/{rel}","templated":true}]}}